# Power on Silicon with on-die Magnetics:

The start of a Revolution in Power Delivery and Power Management for SoC's and High Performance Applications

J. Ted DiBene II Ph.D.,– Intel Corporation

For PowerSoC 2010 October 13th Cork, Ireland



## **Legal Notice**

THIS PRESENTATION AND RELATED MATERIALS AND INFORMATION ARE PROVIDED "AS IS" WITH NO WARRANTIES, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, NON-INFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS, OR ANY WARRANTY OTHERWISE ARISING OUT OF ANY PROPOSAL, SPECIFICATION, OR SAMPLE. INTEL ASSUMES NO RESPONSIBILITY FOR ANY ERRORS CONTAINED IN THIS PRESENTATION AND HAS NO LIABILITIES OR OBLIGATIONS FOR ANY DAMAGES ARISING FROM OR IN CONNECTION WITH THE USE OF THIS PRESENTATION.

### NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED HEREIN.

- All products, dates, and figures specified are preliminary based on current expectations, provided for planning purposes only, and are subject to change without notice.
- No promises are made, express or implied, nor are any obligations assumed or created by Intel or you solely as a result of this presentation to sell or purchase from the other party any products and you should not make any commitments to do so or otherwise rely on this presentation or on related materials or information.
- Intel and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.
- \*Other names and brands may be claimed as the property of others.
- Copyright © 2010 Intel Corporation



### Agenda

### Introduction

•The Revolutions Starts...

-Architecture, magnetics/circuits, results

•Summary





From High Performance Servers to Small CE devices the trend in platform power needs to shrink, become more efficient, and be more cost effective.



### **Overview of ISVR**

Architecture
Magnetics/Circuits
Results





## Integrated VR Technology - architecture

- Common Cell' Architecture 20 cells
- Architecture supports flat efficiency curve
- Fine grain power management
  - Allows for multiple voltage rails
- Telemetry and Margining features
- Active Voltage Positioning for current sharing and balance
- Control features, including: JTAG, FPGA, Test/BIST





### **Power Cell Architecture**



### **Master Control Architecture**

- Master Controller Custom RTL
- VID controller
- JTAG 1194 compliant
- Cell Domain Map (V,T,I)
- AVP adjust
- Test & BIST per cell
- Softstart & Warmstart Algorithms
- Internal Buss interface logic
- IRQ buss
- Platform Interface support
  - Parallel buss
- Cell I-balance



#### Master Controller Block





## Gains from on-die magnetics



Magnetic SEM Cross section

- Energy density increased
- Volume shrinks
- Power Loss decreased

$$W_{M} = \frac{1}{2} \iiint_{\upsilon} \vec{B} \cdot \vec{H} d\upsilon \cong \frac{B^{2} \upsilon}{2\mu_{r} \mu_{0}}$$

$$= \frac{W_M}{W_A} \cong \mu_r$$

$$W_a \cong W_m \Rightarrow \upsilon_m \mu_r \cong \upsilon_a$$

<u>Energy density in thin film</u> <u>magnetics volume compared with air core</u> <u>inductor is proportional</u> <u>to permeability μ<sub>r</sub> which is typically > 1000</u>

$$\frac{R_a}{R_m} = \frac{P_a}{P_m} \approx \frac{l_m \sqrt{\mu_r}}{l_a}$$







#### 16 phase VR

# *Power Train Architecture*

- Cell level power train & Local Controller
- 16 phase 60-140 Mhz (per phase) coupled inductor
- Controller type I analog
- Current Sense
- Flat efficiency with bridge shedding
- Loop programmable
- Register control between master controller and local cell controller
- Monitor and Observability thru passgate port design





Power Cell Power Train Drive Block



### **PWM topology**

- Differential low power self-biased PLL
- Pulse width control by:
  - Clock => Triangle wave => pulses with variable duty cycle



## Some Practical Silicon VR Design Considerations...

#### • Ring-coupled vs. other topologies

- Ring-coupled allows for current balance between all phases which can reduce phase imbalances leading to higher loss.
- Negatives are there is a 22.5 degree imbalance intrinsic in the next adjacent pair.
- C4 alignment is crucial in layout between the inductors...
- Ripple current control and saturation mitigation
  - Input ripple crucial as much as output de-intranement
- PLL placement local vs. global
- Observability analog/digital
- Multiple stage bridge arrangement
- Noise mitigation circuitry RR's must be set up front between adjacent circuits





### Test Results: Snap-shot of circuits – both Wafer Probe & Package

#### •Bandgap



•All internal linear regulators (LDO's)

#### Sensors

- V/I sensors & ADC used for knowngood-die screening –all were functional (not fully debugged though)
- Temperature sensor and its ADC functional on break-out die



#### •Interface logic

• Enabled full programming through either parallel bus or scan

#### •DFT features

 such as manual programming of VCO frequency

#### Observability ports

To look at pre-determined internal nodes

#### AVP

• Shared all 20 Cells





### Booted 90W Server CPU – only 3 cells!

- With 40% of Output Filter Cap\*
- Continuous operation with virus for 4+hours

#### Intel® Xeon® Processor E7330





\*Compared with MBVR

# V<sub>ripple</sub> & V<sub>TT</sub> & Efficiency

- Voltage Ripple V<sub>ripple</sub>
- Measurements in lab on ISVR indicate ripple is almost non-existent
- Simulations yielded worst case +/-2mv
- $V_{TT}$  Thermal drift
- Most error is calibrated out and leftover is linearized over temperature range to less than 1mV
- Basic Test (no changes) ~76% peak
  - Bias circuits all on.
- Efficiency\* ~82% <u>speculated</u> with basic changes for 'product' level intro
  - Inductor topology coupling change
  - Non-lab level magnetics processed
  - Bias pwr re-distributed
  - Driver/Bridge circuits re-biased
  - Non-test bridge/output routing

\*Does not include additional advancements that cannot be reported at this time.





### Summary on ISVR...

- 400A capable tested to 220A for less than ½ of chip both sides alternated!
  - Board thermally limited.
- Booted and ran server processor (90W design) with 2 cells ran with 3 cells under Linpack<sup>™</sup> for 4+ hours.
- Ripple below noise threshold.
- Efficiency in low 80's with minor changes
  - Additional changes possible will boost up.\*
- Density is ~8A/mm<sup>2</sup> thermally constrained.



### Last Message: Power Delivery and Power Management Must be Combined

- Integrated Magnetics is a key enabler which can alter the way we deliver power to silicon
- <u>The Key</u>: Combining certain circuits, architecture and IM can lead to a revolutionary solution that is highly compelling
- SoC's for CE's are clearly a synergistic area which is hungry for such a technology – this is because technology scales...
- Questions?

